### Department of Computer Science and Engineering BRAC University CSE 260: Digital Logic Design

### Experiment # 5

# Design and Implementation of 4-bit Parallel Binary Adder

**Theory:** The addition of two binary numbers is performed in exactly the same manner as the addition of decimal numbers.

Let us first review the decimal addition

The least significant digit position is operated on first, producing a sum of 7. The digits in the second position are then added to produce a sum of 13, which produces a **carry** of 1 into the third position. This produces a sum of 8 in the third position.

The same general steps are followed in binary addition. However only four cases can occurs in adding the two binary digits (bits) in any position. They are

$$0+0=0$$
  
 $1+0=1$   
 $1+1=10=0+carry$  of 1 into the next position  
 $1+1+1=11=1+carry$  of 1 into the next position

Here are several examples of the addition of two binary numbers:

This experiment is divided into 4 parts. You should write all parts in one report.

The discussion part of your report should mention all necessary details about all the parts.

### Part 1: Half Adder Circuit

The truth table of the full adder is as follows:

| X | Y | C | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |



Figure: Half Adder circuit

#### Part 2: Full adder:

A full adder is a combinational circuit that forms the arithmetic sum of three input bits. It consists of three inputs and two outputs. Two of the input variables, denoted by x and y represent the two significant bits to be added. The third input z represents the carry from the previous lower significant position. The two outputs are designed by the symbols S and C. The binary S gives the value of the least significant bit of the sum. The binary variable C gives the output carry.

*The truth table of the full adder is as follows:* 

| x | у | Z | C | S |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |



Figure: Full Adder Circuit

$$C = XY + (X \oplus Y)Z$$
$$S = (X \oplus Y) \oplus Z$$

### Part 3: A four bit parallel adder:

A binary parallel adder is a digital function that produces the arithmetic sum of two binary numbers in parallel. It consists of full adders connected in cascade, with the output carry from one full adder connected to the input of the next full adder.





## Part 4: A four bit parallel adder cum subtractor:

# *IC*: 7486(XOR) 7483(4bit parallel adder):

To implement addition and subtraction together:

- 1. B1 xor  $C_0$ , B2 xor  $C_0$ , B3 xor  $C_0$  and B4 xor  $C_0$
- 2. Connect output from step 1 to the input of 7483 IC's B inputs.
- 3. Keep  $C_0$  common for all steps
- 4. give  $C_0=0$  to perform addition,  $C_0=1$  to perform subtraction

We use XOR gate as it produces the invert output of one operand when the other operand is equal to 1.

| A | В   | Output          |
|---|-----|-----------------|
| 1 | 0 _ | 1 (invert of B) |
| 1 | 1   | 0 (invert of B) |
| 0 | 1   | 1               |
| 0 | 0   | 0               |



# Report:

The report should cover the followings

- 1. Name of the Experiment
- 2. Objective
- Required Components and Equipment
   Experimental Setup (You must draw the circuit diagrams)
- 5. Results (Truth Table) and Discussions (Summary and limitations).